Microchip Technology /ATSAME70N19 /UART0 /MR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as MR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (DISABLED)FILTER 0 (EVEN)PAR0 (PERIPH_CLK)BRSRCCK 0 (NORMAL)CHMODE

BRSRCCK=PERIPH_CLK, CHMODE=NORMAL, PAR=EVEN, FILTER=DISABLED

Description

Mode Register

Fields

FILTER

Receiver Digital Filter

0 (DISABLED): UART does not filter the receive line.

1 (ENABLED): UART filters the receive line using a three-sample filter (16x-bit clock) (2 over 3 majority).

PAR

Parity Type

0 (EVEN): Even Parity

1 (ODD): Odd Parity

2 (SPACE): Space: parity forced to 0

3 (MARK): Mark: parity forced to 1

4 (NO): No parity

BRSRCCK

Baud Rate Source Clock

0 (PERIPH_CLK): The baud rate is driven by the peripheral clock

1 (PMC_PCK): The baud rate is driven by a PMC programmable clock PCK (see section Power Management Controller (PMC)).

CHMODE

Channel Mode

0 (NORMAL): Normal mode

1 (AUTOMATIC): Automatic echo

2 (LOCAL_LOOPBACK): Local loopback

3 (REMOTE_LOOPBACK): Remote loopback

Links

()